# NT7063B

# LCD Driver IC

#### INTRODUCTION

The NT7063B is a LCD driver LSI which is fabricated by low power CMOS technology. Basically this LSI consists of  $40 \times 2$  bit bidrectional shift register,  $40 \times 2$  bit data latch and  $40 \times 2$  bit LCD driver (refer to Fig 1). This LSI can be used segment driver.

#### **FUNCTION**

- · Dot matrix LCD driver with 80 channel output.
- · Input/Output signal

Output: 40 x 2channel waveform for LCD driving

Input: Serial display data and control pulse from the conttroller LSI.

-Bias voltage(V<sub>1</sub> - V<sub>4</sub>)

#### **FEATURES**

- Display driving bias; static-1/5
- Power supply voltage; 2.7V~5.5V
- Supply voltage for display: 0~-5V(V<sub>EE</sub>)
- interface

| driver (cascade connection) | controller |
|-----------------------------|------------|
| NT7065B, Other NT7063B      | NT7066U    |

- CMOS Process
- · Bare chip available

### **BLOCK DIAGRAM**



Fig. 1. NT7063B functional block diagram



NEOTEC SEMICONDUCTOR LTD.

NT7063B

## PIN DESCRITPION

| SYMBOL                      | INPUT<br>OUTPUT | NAME                                    |                   | DESCRIPTION                                                | INTERFACE                          |  |
|-----------------------------|-----------------|-----------------------------------------|-------------------|------------------------------------------------------------|------------------------------------|--|
| $V_{\scriptscriptstyle DD}$ |                 | Operating Voltage                       |                   | For logical circuit (2.7V ~ 5.5V)                          |                                    |  |
| V <sub>ss</sub> (GND)       | Power           |                                         |                   | 0V(GND)                                                    | Power<br>Supply                    |  |
| $V_{\text{EE}}$             |                 | Negative Supply<br>Voltage              |                   | For LCD driver circuit (-5 V)                              |                                    |  |
| V1, V2                      | Input           | LCD driver output voltage level         |                   |                                                            |                                    |  |
| V3, V4                      | Input           |                                         |                   | Bias voltage level for LCD drive (Nonselect level)         |                                    |  |
| S1-S40                      | Output          |                                         | LCD driver        | LCD driver output                                          | LCD                                |  |
| SHL1                        | Input           | Part1                                   | Data<br>Interface | Selection of the shift direction of shift register         | $V_{\text{DD}}$ or $V_{\text{SS}}$ |  |
| DL1, DR1                    | Input<br>Output |                                         |                   | Data Input/outpuut of shift register (part 1)              | Controller or<br>NT7063B           |  |
| S41-S80                     | Output          |                                         | LCD driver        | LCD driver output                                          | LCD                                |  |
| SHL2                        | Input           | Part2                                   | Data<br>Interface | Selection of the shift direction of shift register         | $V_{\text{DD}}$ or $V_{\text{SS}}$ |  |
| DL2, DR2                    | Input<br>Output |                                         |                   | Data Input/output of shift register (part 2)               | Controller or NT7063B              |  |
| М                           | Input           | Alternated signal for LCD driver output |                   | The alternating signal to convert LCD drive waveform to AC | Controllor                         |  |
| CL1, CL2                    | Input           | Data shift/latch clock                  |                   | CL1 : Data latch clock<br>CL2 : Data shift clock           | Controller                         |  |

### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                                    | Symbol           | Value                                      | Unit |
|---------------------------------------------------|------------------|--------------------------------------------|------|
| Operating Voltage                                 | V <sub>DD</sub>  | V-0.3~+7.0                                 | V    |
| Driver Supply Voltage                             | V <sub>LCD</sub> | V <sub>DD</sub> -13.5~V <sub>DD</sub> +0.3 | V    |
| Input Voltage 1                                   | V <sub>IN1</sub> | -0.3~V <sub>DD</sub> +0.3                  | V    |
| Input Voltage 2 (V <sub>1</sub> ~V <sub>4</sub> ) | V <sub>IN2</sub> | V <sub>DD</sub> +0.3~V <sub>EE</sub> -0.3  | V    |
| Operating Temperature                             | T <sub>OPR</sub> | -30~+85                                    | °C   |
| Storage Temperature                               | T <sub>stg</sub> | -55~+125                                   | °C   |

<sup>\*</sup> Voltage greater than above may damage to the circuit

#### **ELECTRICAL CHARACTERISTICS**

## **DC CHARACTERISTICS** ( $V_{DD}$ =2.7V~5.5V, $V_{EE}$ =3~13V, $V_{SS}$ =0V, Ta=-30~+85°C)

| Characteristic        | Symbol           | Test condition                                                     | Min                  | Max                | Unit | Applicable pin                                                         |
|-----------------------|------------------|--------------------------------------------------------------------|----------------------|--------------------|------|------------------------------------------------------------------------|
| Operating Current     | I <sub>DD</sub>  | f <sub>cL2</sub> =400KHz                                           | -                    | 1                  | mA   | $V_{DD}, V_{EE}$                                                       |
| Supply Current        | I <sub>EE</sub>  | f <sub>CL1</sub> =1KHz                                             | -                    | 10                 | μА   |                                                                        |
| Input High Voltage    | V <sub>IH</sub>  | -                                                                  | 0.7V <sub>DD</sub>   | V <sub>DD</sub>    | V    | CL1, CL2, DL1                                                          |
| Input Low Voltage     | V <sub>IL</sub>  |                                                                    | 0                    | 0.3V <sub>DD</sub> |      | DL2, DR1, DR2,                                                         |
| Input Leakage Current | I <sub>LKG</sub> | V <sub>IN</sub> =0~V <sub>DD</sub>                                 | -5                   | 5                  | μА   | SHL1, SHL2, M                                                          |
| Output High Voltage   | V <sub>OH</sub>  | I <sub>oH</sub> =-0.4mA                                            | V <sub>DD</sub> -0.4 | -                  |      | DL1, DL2,                                                              |
| Output Low Voltage    | V <sub>oL</sub>  | I <sub>oL</sub> =+0.4mA                                            |                      | 0.4                | V    | DR1, DR2,                                                              |
| Voltage Descending    | V <sub>D1</sub>  | $I_{ON}$ =0.1mA for one of $S_1$ - $S_{80}$                        | -                    | 1.1                |      | V(V <sub>1</sub> -V <sub>4</sub> )-S(S <sub>1</sub> -S <sub>80</sub> ) |
|                       | $V_{D2}$         | $I_{oN}$ =0.05mA for each $S_1$ - $S_{80}$                         | -                    | 1.5                |      |                                                                        |
| Leakage Current       | I <sub>v</sub>   | $V_{IN}=V_{DD}\sim V_{EE}$<br>(Output $S_1\sim S_{80}$ ; floating) | -10                  | 10                 | μА   | V <sub>1</sub> -V <sub>4</sub>                                         |

# $\textbf{AC CHARACTERISTICS} \; (\mathsf{V}_{\texttt{DD}} = 2.7 \texttt{V} \sim 5.5 \texttt{V}, \; \mathsf{V}_{\texttt{EE}} = 3 \sim 13 \texttt{V}, \; \mathsf{V}_{\texttt{SS}} = 0 \texttt{V}, \; \; \mathsf{Ta} = -30 \sim +85 \, ^{\circ} \texttt{C})$

| Characteristic         | Symbol                         | Test condition       | Min | Man | Unit | Applicable pin     |  |
|------------------------|--------------------------------|----------------------|-----|-----|------|--------------------|--|
| Data Shift Frequency   | $f_{\scriptscriptstyle{CL}}$   | -                    | -   | 400 | KHz  | CL2                |  |
| Clock High Level Width | t <sub>wckh</sub>              | -                    | 800 | -   |      | CL1, CL2           |  |
| Clock Low Level Width  | t <sub>wckl</sub>              | -                    | 800 | -   |      | CL2                |  |
| Clock Set-up Time      | t <sub>sL</sub>                | from CL2 to CL1      | 500 | -   |      |                    |  |
|                        | t <sub>LS</sub>                | from CL1 to CL2      | 500 | -   | ns   | CL2, CL2           |  |
| Clock Rise/Fall Time   | t <sub>R</sub> /t <sub>F</sub> | -                    | -   | 200 |      |                    |  |
| Data Set-up Time       | t <sub>su</sub>                | -                    | 300 | -   |      | DL1, DL2, DR1, DR2 |  |
| Data Hold Time         | t <sub>DH</sub>                | -                    | 300 | -   |      | DL1, DL2, DR1, DR2 |  |
| Data Delay Time        | t <sub>□</sub>                 | C <sub>L</sub> =15pF | -   | 500 |      | DL1, DL2, DR1,DR2  |  |

<sup>\*</sup> VEE : connect a protection resistor (220  $\!\Omega \pm \! 5\%)$ 





Fig. 3. AC characteristics

### LCD OUTPUT WAVEFORMS



### **APPLICATION CIRCUIT**





# NT7063B

#### PAD DIAGRAM

(X,Y)=(0,0)78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 Chip Size: 3009 x 4012 Pad Size:100 x 100 Unit:  $\mu$  m 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

## PAD LOCATION

| Pad<br>Number | Pad name | Х       | Y       | Pad<br>Number | Pad name       | Х       | Υ       |
|---------------|----------|---------|---------|---------------|----------------|---------|---------|
| 1             | S42      | 2860.00 | 157.25  | 49            | S31            | 148.75  | 3854.75 |
| 2             | S43      | 2860.00 | 284.75  | 50            | S30            | 148.75  | 3727.25 |
| 3             | S44      | 2860.00 | 412.25  | 51            | S29            | 148.75  | 3599.75 |
| 4             | S45      | 2860.00 | 539.75  | 52            | S28            | 148.75  | 3472.25 |
| 5             | S46      | 2860.00 | 667.25  | 53            | S27            | 148.75  | 3344.75 |
| 6             | S47      | 2860.00 | 794.75  | 54            | S26            | 148.75  | 3217.25 |
| 7             | S48      | 2860.00 | 922.25  | 55            | S25            | 148.75  | 3089.75 |
| 8             | S49      | 2860.00 | 1049.75 | 56            | S24            | 148.75  | 2962.25 |
| 9             | S50      | 2860.00 | 1177.25 | 57            | S23            | 148.75  | 2834.75 |
| 10            | S51      | 2860.00 | 1304.75 | 58            | S22            | 148.75  | 2707.25 |
| 11            | S52      | 2860.00 | 1432.25 | 59            | S21            | 148.75  | 2579.75 |
| 12            | S53      | 2860.00 | 1559.75 | 60            | S20            | 148.75  | 2452.25 |
| 13            | S54      | 2860.00 | 1687.25 | 61            | S19            | 148.75  | 2324.75 |
| 14            | S55      | 2860.00 | 1814.75 | 62            | S18            | 148.75  | 2197.25 |
| 15            | S56      | 2860.00 | 1942.25 | 63            | S17            | 148.75  | 2069.75 |
| 16            | S57      | 2860.00 | 2069.75 | 64            | S16            | 148.75  | 1942.25 |
| 17            | S58      | 2860.00 | 2197.25 | 65            | S15            | 148.75  | 1814.75 |
| 18            | S59      | 2860.00 | 2324.75 | 66            | S14            | 148.75  | 1687.25 |
| 19            | S60      | 2860.00 | 2452.25 | 67            | S13            | 148.75  | 1559.75 |
| 20            | S61      | 2860.00 | 2579.75 | 68            | S12            | 148.75  | 1432.25 |
| 21            | S62      | 2860.00 | 2707.25 | 69            | S11            | 148.75  | 1304.75 |
| 22            | S63      | 2860.00 | 2834.75 | 70            | S10            | 148.75  | 1177.25 |
| 23            | S64      | 2860.00 | 2962.25 | 71            | S9             | 148.75  | 1049.75 |
| 24            | S65      | 2860.00 | 3089.75 | 72            | S8             | 148.75  | 922.25  |
| 25            | S66      | 2860.00 | 3217.25 | 73            | S7             | 148.75  | 794.72  |
| 26            | S67      | 2860.00 | 3344.75 | 74            | S6             | 148.75  | 667.25  |
| 27            | S68      | 2860.00 | 3472.25 | 75            | S5             | 148.75  | 539.75  |
| 28            | S69      | 2860.00 | 3599.75 | 76            | S4             | 148.75  | 412.25  |
| 29            | S70      | 2860.00 | 3727.25 | 77            | S3             | 148.75  | 284.75  |
| 30            | S71      | 2860.00 | 3854.75 | 78            | S2             | 148.75  | 157.25  |
| 31            | S72      | 2588.25 | 3867.50 | 79            | S1             | 403.75  | 144.50  |
| 32            | S73      | 2460.75 | 3867.50 | 80            | VEE            | 531.25  | 144.50  |
| 33            | S74      | 2333.25 | 3867.50 | 81            | V <sub>1</sub> | 658.75  | 144.50  |
| 34            | S75      | 2205.75 | 3867.50 | 82            | V <sub>2</sub> | 786.25  | 144.50  |
| 35            | S76      | 2078.25 | 3867.50 | 83            | V3             | 913.75  | 144.50  |
| 36            | S77      | 1950.75 | 3867.50 | 84            | V <sub>4</sub> | 1041.25 | 144.50  |
| 37            | S78      | 1823.25 | 3867.50 | 85            | GND            | 1168.75 | 144.50  |
| 38            | S79      | 1695.75 | 3867.50 | 86            | CL1            | 1313.25 | 144.50  |
| 39            | S80      | 1568.25 | 3867.50 | 87            | SHL1           | 1440.75 | 144.50  |
| 40            | S40      | 1440.75 | 3867.50 | 88            | SHL2           | 1568.25 | 144.50  |
| 41            | S39      | 1313.25 | 3867.50 | 89            | VDD            | 1695.75 | 144.50  |
| 42            | S38      | 1185.75 | 3867.50 | 90            | CL2            | 1823.25 | 144.50  |
| 43            | S37      | 1058.25 | 3867.50 | 91            | DL1            | 1950.75 | 144.50  |
| 44            | S36      | 930.75  | 3867.50 | 92            | DR1            | 2078.25 | 144.50  |
| 45            | S35      | 803.25  | 3867.50 | 93            | DL2            | 2205.75 | 144.50  |
| 46            | S34      | 675.75  | 3867.50 | 94            | DR2            | 2333.25 | 144.50  |
| 47            | S33      | 548.25  | 3867.50 | 95            | M              | 2460.75 | 144.50  |
| 48            | S32      | 420.75  | 3867.50 | 96            | S41            | 2605.25 | 144.50  |